CUI Wei and WU Siliang, “A New Implementation of Dedicated Circuit for CORDIC Algorithm,” Chinese Journal of Electronics, vol. 18, no. 1, pp. 69-73, 2009,
Citation: CUI Wei and WU Siliang, “A New Implementation of Dedicated Circuit for CORDIC Algorithm,” Chinese Journal of Electronics, vol. 18, no. 1, pp. 69-73, 2009,

A New Implementation of Dedicated Circuit for CORDIC Algorithm

  • Received Date: 2008-07-01
  • Rev Recd Date: 2008-08-01
  • Publish Date: 2009-02-15
  • The novel technique for effcient implementation of Field programmable gate array (FPGA)based wave-pipelined Coordinate rotation digital computer(CORDIC) algorithm is presented in this paper. A newclock adjustment scheme which permits finer tuning ofthe skew between on-chip clocks is developed. All datain FPGA-based Wave pipelined CORDIC circuit (WPCC)pass through the same number of logic gates, and all pathsare routed using identical routing resources for achievingbest path balancing. Experimental results show that a 256LUT logic depth WPCC mapped on XC2V6000-4 runs ashigh as 256 MHz, which is a little slower than the speedof 262 MHz based on the 16-stage Conventional pipelinedCORDIC circuit (CPCC) in the same chip. But the latency of the WPCC is 39.1 ns, which is 36% shorter thanthe latency of 16 clock cycles (i.e. 61.1 ns in this example)of 16-stage CPCC.
  • loading
  • 加载中

Catalog

    通讯作者: 陈斌, bchen63@163.com
    • 1. 

      沈阳化工大学材料科学与工程学院 沈阳 110142

    1. 本站搜索
    2. 百度学术搜索
    3. 万方数据库搜索
    4. CNKI搜索

    Article Metrics

    Article views (631) PDF downloads(948) Cited by()
    Proportional views
    Related

    /

    DownLoad:  Full-Size Img  PowerPoint
    Return
    Return