BAI Na, WU Xiulong, YANG Jun, et al., “A Robust High Density 7T SRAM Bitcell for Subthreshold Applications,” Chinese Journal of Electronics, vol. 20, no. 2, pp. 243-246, 2011,
Citation: BAI Na, WU Xiulong, YANG Jun, et al., “A Robust High Density 7T SRAM Bitcell for Subthreshold Applications,” Chinese Journal of Electronics, vol. 20, no. 2, pp. 243-246, 2011,

A Robust High Density 7T SRAM Bitcell for Subthreshold Applications

  • Received Date: 2010-06-01
  • Rev Recd Date: 2010-12-01
  • Publish Date: 2011-04-25
  • In this paper, a robust high density 7T subthreshold SRAM bitcell is proposed for ultra low voltage (200 mV) applications. Dual-ended write and single-ended read operation ensures high read static noise margin of SRAM bitcell without the expense of writability. Combined with partial dynamic threshold MOSFET technique, 7T SRAM exhibits both robust and density efficiency, making the design less vulnerable to process variation with less area penalty. Compared to the referenced 6T and 8T SRAM bitcell, the proposed bitcell has four aspects of improvement: (1) 5.13% and 7.27% larger hold margin, (2) 80.60% and 51.92% of hold margin standard deviation, (3) 28.58% and 46.28% reduction of bitcell area, and (4) 16X and 8X number of bitcells per bitline (at 200 mV).
  • loading
  • 加载中

Catalog

    通讯作者: 陈斌, bchen63@163.com
    • 1. 

      沈阳化工大学材料科学与工程学院 沈阳 110142

    1. 本站搜索
    2. 百度学术搜索
    3. 万方数据库搜索
    4. CNKI搜索

    Article Metrics

    Article views (974) PDF downloads(1285) Cited by()
    Proportional views
    Related

    /

    DownLoad:  Full-Size Img  PowerPoint
    Return
    Return